Chapter 1. Setting Up the ByteBlaster II Download Cable

Introduction ................................................................. 1–1
Supported Devices ......................................................... 1–1
Power Requirements ...................................................... 1–1
Software Requirements ................................................... 1–2
Hardware Setup ............................................................ 1–2
Software Setup .............................................................. 1–3
  Installing the Driver on a Windows System ......................... 1–3
  Installing the Driver on a Linux System ............................ 1–4
Setting Up the ByteBlaster II Hardware in the Quartus II Software ............. 1–5

Chapter 2. ByteBlaster II Specifications

Overview ................................................................. 2–1
ByteBlaster II Connections .............................................. 2–1
  Voltage Requirements .................................................. 2–1
  Cable-to-Board Connection .......................................... 2–2
 ByteBlaster II 25-Pin Header Connection ............................. 2–2
 ByteBlaster II 10-Pin Header Connection .............................. 2–3
 Circuit Board Header Connection ........................................ 2–4
Operating Conditions .................................................... 2–4
Statement of China-RoHS Compliance ................................. 2–5

Chapter Info. Additional Information

Referenced Documents .................................................. Info–1
Revision History ........................................................... Info–2
How to Contact Altera ................................................... Info–3
Typographic Conventions ............................................... Info–3
List of Figures

Figure 1–1: The ByteBlaster II Download Cable .......................................................... 1-2
Figure 1–2: Hardware Setup Dialog Box ..................................................................... 1-6
Figure 2–1: ByteBlaster II Block Diagram ................................................................. 2-2
Figure 2–2: ByteBlaster II 10-Pin Female Plug Dimensions ...................................... 2-3
Figure 2–3: 10-Pin Male Header Dimensions ............................................................. 2-4
List of Tables

Table 1–1: Programming Modes ................................................................. 1-6
Table 2–1: ByteBlaster II VCC(TRGT) Pin Voltage Requirements ...................... 2-1
Table 2–2: ByteBlaster II 25-Pin Header Pin-Outs ........................................ 2-2
Table 2–3: ByteBlaster II Female Plug Signal Names and Programming Modes .......... 2-3
Table 2–4: ByteBlaster II Cable Absolute Maximum Ratings .......................... 2-4
Table 2–5: ByteBlaster II Cable Recommended Operating Conditions .................... 2-5
Table 2–6: ByteBlaster II Cable DC Operating Conditions ................................. 2-5
Table 2–7: Table of Hazardous Substances’ Name and Concentration .................... 2-5
Table Info–1: Revision History ................................................................. Info-2
Table Info–2: How to Contact Altera ............................................................. Info-3
Table Info–3: Typographic Conventions ....................................................... Info-3
1. Setting Up the ByteBlaster II Download Cable

Introduction

The ByteBlaster™ II download cable allows you to program and configure Altera® devices. This cable drives configuration data from a standard parallel printer port on your PC to the device on the PCB. Because design changes are downloaded directly to the device, prototyping is easy and you can accomplish multiple design iterations in quick succession.

Supported Devices

You can use the ByteBlaster II download cable to download configuration data to the following Altera devices:

- Stratix® series FPGAs
- Cyclone® series FPGAs
- MAX® series CPLDs
- Arria™ GX series FPGAs
- APEX™ series FPGAs
- ACEX® 1K FPGAs
- Mercury™ FPGAs
- FLEX 10K® series FPGAs
- Excalibur™ FPGAs

You can perform in-system programming of the following devices:

- Advanced configuration devices including EPC2, EPC4, EPC8, and EPC16 devices.
- Serial configuration devices including EPCS1, EPCS4, EPCS16, EPCS64, and EPCS128 devices.

In addition, you can perform SignalTap® II logic analysis.

The ByteBlaster II download cable supports target systems using 5.0-V TTL, 3.3-V LVTTL/LVC莫斯, and single-ended I/O standards from 1.5 V to 3.3 V.

Power Requirements

The ByteBlaster II download cable requires between 1.5 V and 5.0 V from the target circuit board.

The ByteBlaster II cable can be used in 1.8-V, 2.5-V, 3.3-V, and 5.0-V systems.

The ByteBlaster II V_{CC(TRGT)} pin must be connected to the appropriate voltage for the device that is being programmed. The pull-up resistors on the target circuit board for the configuration/programming signals must be connected to the same power supply as the ByteBlaster II V_{CC(TRGT)}.
Software Requirements

The ByteBlaster II download cable is available for Windows 2000, Windows NT, Windows XP, and Linux.

Use the Quartus® II software version 4.0 or later to configure your device. The ByteBlaster II download cable also supports the following tools:

- Quartus II Programmer (for programming and configuration), which you can run within the Quartus II software or as a standalone version
- Quartus II SignalTap II Embedded Logic Analyzer (for logic analysis), which you can run within the Quartus II software or as a standalone version
- Nios® II IDE (for software downloading and debugging)
- Nios II IDE Flash Programmer (for programming Flash devices)

Hardware Setup

This section describes how to install and set up the ByteBlaster II download cable for device configuration and programming.

For plug and header dimensions, pin names, and operating conditions, refer to Chapter 2, ByteBlaster II Specifications chapter. Connect your ByteBlaster II download cable to the circuit board as instructed below:

1. Disconnect the power cable from the circuit board.
2. Connect the ByteBlaster II cable to a parallel port on your PC.
3. Connect the ByteBlaster II download cable to the 10-pin header on the device board. Figure 1–1 shows the ByteBlaster II download cable and the circuit board connector.

Figure 1–1. The ByteBlaster II Download Cable

4. Connect the power cable to reapply power to the circuit board.
If the Found New Hardware wizard prompts you to install a new hardware driver, close the wizard and install the hardware driver using the instructions provided in “Installing the Driver on a Windows System” or “Installing the Driver on a Linux System”, depending on your system.

## Software Setup

This section describes the following topics:
- “Installing the Driver on a Windows System” on page 1–3
- “Installing the Driver on a Linux System” on page 1–4
- “Setting Up the ByteBlaster II Hardware in the Quartus II Software” on page 1–5

### Installing the Driver on a Windows System

This section describes how to install the ByteBlaster II driver on a Windows system.

Before you begin the installation, verify the ByteBlaster II driver is located in your directory:
`\<Quartus II system directory>\drivers\win2000\win2000.inf`

#### Installing the Driver for Windows 2000 and Windows XP

To install the driver for Windows 2000 or Windows XP, perform the following steps:

2. Click Switch to Classic View if necessary (Control Panel window).
3. Double-click the Add Hardware icon to start the Add Hardware wizard and click Next to continue.
4. Select Yes, I have already connected the hardware and click Next.
5. Select Add a new hardware device from the Installed hardware list, and click Next to continue.
6. Select Install from a list or specified location (Advanced) and click Next to continue.
   - Depending on your system, the wording of this option may vary slightly.
7. Select Sound, video and game controllers, and click Next to continue.
8. Select Have Disk and browse to the location of the driver on your system. The default location is the `\<Quartus II system directory>\drivers\win2000` directory.
10. Click OK to install the selected driver.
11. Click Continue Anyway when the Software Installation warning appears.
12. Select Altera ByteBlaster and click Next to continue.
13. Click Next to install the driver.
14. Click **Continue Anyway** when the Hardware Installation warning appears.

15. Click **Finish** in the Completing the Add Hardware Wizard window. Reboot your system.

**Installing the Driver for Windows NT**

To install the driver for Windows NT, perform the following steps:

1. For Windows NT, choose **Settings > Control Panel** (Windows Start menu).
2. Double-click the **Multimedia** icon in the **Control Panel** window.
3. Click the **Devices** tab and click the **Add** button.
4. Click **Unlisted or Updated Driver** from the **List of Drivers** list box and click **OK**.
5. Browse to the location of the driver on your system. The default location is the `<Quartus II system directory>\drivers\win2000` directory. Click **OK**.
6. Select **Altera ByteBlaster** or **Altera ByteBlaster II** in the **Add Unlisted or Updated Driver** window and click **OK**. Reboot your system.

**Installing the Driver on a Linux System**

The Altera ByteBlaster kernel driver is required for Linux workstations running Red Hat Linux version 7.3 or 8.0 or Red Hat Enterprise Linux version 3.0 or later that use the ByteBlaster II download cable. You must install and compile the Altera ByteBlaster kernel driver separately from the Quartus II software.

To compile the Altera ByteBlaster kernel driver, you must have the following Red Hat Package Manager (RPM) packages, which are available from the Red Hat website at www.redhat.com:

- gcc-2.96-81
- make-3.79.1-5
- binutils-2.10.91.0.2-3
- kernel-headers (RPM version must correspond to kernel version)

To verify that an RPM is installed, use the `rpm -q <name>` command. For example, `rpm -q gcc` verifies that the gcc RPM is installed.

You do not need to install the ByteBlaster II download cable before installing the Altera ByteBlaster kernel driver.

You must have superuser or “root” privileges to install this driver.

To install the driver for Linux, perform the following steps:

1. Decompress the `byteblaster.tar.gz` file by typing the following command at the command prompt:
   ```bash
tar -xzvf byteblaster.tar.gz
```
2. Access the new directory by typing the following command at the command prompt:
   ```bash
cd byteblaster
```
3. Run the `configure` install script by typing the following command at the command prompt:
   ```bash
   ./configure
   ```
4. Compile the Altera ByteBlaster kernel driver by typing the following command at the command prompt:
   ```bash
   make
   ```
5. Become root and compile the Altera ByteBlaster kernel driver module and device nodes by typing the following command at the command prompt:
   ```bash
   make install
   ```
6. To install the Altera ByteBlaster kernel driver, type the following command at the command prompt:
   ```bash
   jtagconfig --add byteblaster2 /dev/byteblaster0
   ```
7. To determine whether the ByteBlaster II download cable and the Altera ByteBlaster kernel driver are installed correctly, display a list of available devices by typing the following command at the command prompt:
   ```bash
   jtagconfig
   ```
   You should see a list of devices on your JTAG chain, including the ByteBlaster II download cable.

### Setting Up the ByteBlaster II Hardware in the Quartus II Software

To set up the ByteBlaster II hardware in the Quartus II software, perform the following steps:

1. Start the Quartus II software.
2. On the Tools menu, click **Programmer**.
3. Click **Hardware Setup**. The **Hardware Settings** tab of the **Hardware Setup** dialog box appears.
4. In the **Currently selected hardware** list, select **ByteBlasterII [LPT1]**.
5. Click **Add Hardware**. The **Add Hardware** dialog box appears. Select **ByteBlaster MV or ByteBlaster II** and click **OK**.
6. **ByteBlasterII** is now visible in the **Available hardware items list of the Hardware Setup** dialog box, as shown in **Figure 1–2**.
7. Click **Close** to close the **Hardware Setup** dialog box.

8. In the **Mode** list, select the desired mode (Programmer window). Table 1–1 describes each mode.

   The ByteBlaster II supports the Joint Test Action Group (JTAG), Passive Serial Programming, and Active Serial modes.

### Table 1–1. Programming Modes

<table>
<thead>
<tr>
<th>Mode</th>
<th>Mode Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Joint Test Action Group (JTAG)</td>
<td>Programs or configures all Altera devices supported by the Quartus II software, excluding FLEX 6000 and EPCS serial configuration devices.</td>
</tr>
<tr>
<td>In-Socket Programming</td>
<td>Not supported by the ByteBlaster II cable.</td>
</tr>
<tr>
<td>Passive Serial Programming</td>
<td>Configures all Altera devices supported by the Quartus II software, excluding MAX 3000, MAX 7000, MAX II, and EPCS serial configuration devices.</td>
</tr>
<tr>
<td>Active Serial Programming</td>
<td>Programs a single EPCS1, EPCS4, EPCS16, EPCS64 or EPCS128 serial configuration device.</td>
</tr>
</tbody>
</table>

For details about the Quartus II Programmer, refer to the *Quartus II Programmer* chapter in volume 1 of the *Quartus II Handbook*.

For details about programming devices and creating secondary programming files, refer to the *Programming & Configuration* chapter of the *Introduction to the Quartus II Software* manual.

For more information, refer to the Programming module of the Quartus II software online tutorial and the following topics in the Quartus II Help:

- Changing the Hardware Setup
- Programmer Introduction
- Overview: Working with Chain Description Files
Overview: Converting Programming Files
2. ByteBlaster II Specifications

Overview

This chapter provides comprehensive information about the ByteBlaster™ II download cable, including the following:

- ByteBlaster II connections
- Voltage requirements
- Cable-to-board connection
- ByteBlaster II 25-pin header connection
- ByteBlaster II 10-pin header connection
- Circuit board header connection
- Operating conditions

ByteBlaster II Connections

The ByteBlaster II cable has a 25-pin male header parallel printer plug that connects to the PC, and a 10-pin female plug that connects to the circuit board. Data is downloaded from the parallel printer port on the PC through the ByteBlaster II cable to the circuit board.

Voltage Requirements

The ByteBlaster II V\textsubscript{CC(TRGT)} pin must be connected to a specific voltage for the device that is being programmed. Connect pull-up resistors to the same power supply as the ByteBlaster II V\textsubscript{CC(TRGT)}. Refer to Table 2–1 for voltage requirements for specific device families.

Table 2–1. ByteBlaster II V\textsubscript{CC(TRGT)} Pin Voltage Requirements (Part 1 of 2)

<table>
<thead>
<tr>
<th>Device Family</th>
<th>ByteBlaster II VCC Voltage Required</th>
</tr>
</thead>
<tbody>
<tr>
<td>MAX\textsuperscript{®} II devices</td>
<td>As specified by VCCIO of Bank 1</td>
</tr>
<tr>
<td>MAX 7000S devices</td>
<td>5 V</td>
</tr>
<tr>
<td>MAX 7000AE and MAX 3000A devices</td>
<td>3.3 V</td>
</tr>
<tr>
<td>MAX 7000B device</td>
<td>2.5 V</td>
</tr>
<tr>
<td>Stratix\textsuperscript{®} III and Stratix IV devices</td>
<td>As specified by \textit{V}<em>{CPAM} or \textit{V}</em>{CPD}</td>
</tr>
<tr>
<td>Cyclone\textsuperscript{®} III devices</td>
<td>As specified by \textit{V}<em>{CCA} or \textit{V}</em>{CCIO}</td>
</tr>
<tr>
<td>Stratix II, Stratix, Stratix II GX, Stratix GX, and Arria\textsuperscript{™} GX devices</td>
<td>As specified by VCCSEL</td>
</tr>
<tr>
<td>Cyclone II, Cyclone, APEX\textsuperscript{™} II, APEX 20K, and Mercury\textsuperscript{™} devices</td>
<td>As specified by VCCIO</td>
</tr>
<tr>
<td>FLEX 10K\textsuperscript{®}, FLEX 8000, and FLEX 6000 devices</td>
<td>5 V</td>
</tr>
<tr>
<td>FLEX 10KE devices</td>
<td>2.5 V</td>
</tr>
<tr>
<td>FLEX 10KA and FLEX 6000A devices</td>
<td>3.3 V</td>
</tr>
<tr>
<td>EPC2</td>
<td>5 V or 3.3 V</td>
</tr>
</tbody>
</table>
Cable-to-Board Connection

The ByteBlaster II cable has a standard parallel printer plug that connects to the PC. Figure 2–1 shows a block diagram of the ByteBlaster II download cable.

![ByteBlaster II Block Diagram](image)

**Table 2–1. ByteBlaster II V_{CC(TRGT)} Pin Voltage Requirements (Part 2 of 2)**

<table>
<thead>
<tr>
<th>Devices</th>
<th>Voltage</th>
</tr>
</thead>
<tbody>
<tr>
<td>EPC4, EPC8, and EPC16</td>
<td>3.3 V</td>
</tr>
<tr>
<td>EPCS1, EPCS4, EPCS16, EPCS64, and EPCS128</td>
<td>3.3 V</td>
</tr>
</tbody>
</table>

**ByteBlaster II 25-Pin Header Connection**

The 25-pin male header connects to a parallel port with a standard parallel cable. Table 2–2 identifies the plug pin names and the corresponding programming modes.

**Table 2–2. ByteBlaster II 25-Pin Header Pin-Outs (Part 1 of 2)**

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
<th>Description</th>
<th>AS Mode</th>
<th>Signal Name</th>
<th>Description</th>
<th>PS Mode</th>
<th>Signal Name</th>
<th>Description</th>
<th>JTAG Mode</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>DCLK</td>
<td>Clock signal</td>
<td></td>
<td>DCLK</td>
<td>Clock signal</td>
<td></td>
<td>TCK</td>
<td>Clock signal</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>nCONFIG</td>
<td>Configuration control</td>
<td></td>
<td>nCONFIG</td>
<td>Configuration control</td>
<td></td>
<td>TMS</td>
<td>JTAG state machine control</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>nCS</td>
<td>Serial configuration device chip select</td>
<td></td>
<td>—</td>
<td>No connect</td>
<td></td>
<td>—</td>
<td>No connect</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Table 2–2. ByteBlaster II 25-Pin Header Pin-Outs (Part 2 of 2)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
<th>AS Mode</th>
<th>Description</th>
<th>PS Mode</th>
<th>Description</th>
<th>JTAG Mode</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>5</td>
<td>nCE</td>
<td>Cyclone chip enable</td>
<td>—</td>
<td>No connect</td>
<td>—</td>
<td>No connect</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>ASDI</td>
<td>Active serial data in</td>
<td>DATA0</td>
<td>Data to device</td>
<td>TDI</td>
<td>Data to device</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>CONF_DONE</td>
<td>Configuration done</td>
<td>CONF_DONE</td>
<td>Configuration done</td>
<td>TDO</td>
<td>Data from device</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>DATAOUT</td>
<td>Active serial data out</td>
<td>nSTATUS</td>
<td>Signal status</td>
<td>—</td>
<td>No connect</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>nVCC Detector</td>
<td>—</td>
<td>nVCC Detector</td>
<td>—</td>
<td>nVCC Detector</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>18 to 25</td>
<td>GND</td>
<td>Signal ground</td>
<td>GND</td>
<td>Signal ground</td>
<td>GND</td>
<td>Signal ground</td>
<td></td>
</tr>
</tbody>
</table>

ByteBlaster II 10-Pin Header Connection

The 10-pin female plug connects to a 10-pin male header on the circuit board. Figure 2–2 shows the dimensions of the female plug.

Figure 2–2. ByteBlaster II 10-Pin Female Plug Dimensions

Dimensions are shown in inches. Spacing between pin centers is 0.1 inches.

Table 2–3 identifies the 10-pin female plug signal names and the corresponding programming mode.

Table 2–3. ByteBlaster II Female Plug Signal Names and Programming Modes (Part 1 of 2)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Name</th>
<th>AS Mode</th>
<th>Description</th>
<th>PS Mode</th>
<th>Description</th>
<th>JTAG Mode</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>DCLK</td>
<td>Clock signal</td>
<td>DCLK</td>
<td>Clock signal</td>
<td>TCK</td>
<td>Clock signal</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>GND</td>
<td>Signal ground</td>
<td>GND</td>
<td>Signal ground</td>
<td>GND</td>
<td>Signal ground</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>CONF_DONE</td>
<td>Configuration done</td>
<td>CONF_DONE</td>
<td>Configuration done</td>
<td>TDO</td>
<td>Data from device</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>VCC (TRGT)</td>
<td>Target power supply</td>
<td>VCC (TRGT)</td>
<td>Target power supply</td>
<td>VCC (TRGT)</td>
<td>Target power supply</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>nCONFIG</td>
<td>Configuration control</td>
<td>nCONFIG</td>
<td>Configuration control</td>
<td>TMS</td>
<td>JTAG state machine control</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>nCE</td>
<td>Cyclone chip enable</td>
<td>—</td>
<td>No connect</td>
<td>—</td>
<td>No connect</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>DATAOUT</td>
<td>Active serial data out</td>
<td>nSTATUS</td>
<td>Configuration status</td>
<td>—</td>
<td>No connect</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>nCS</td>
<td>Serial configuration device chip select</td>
<td>—</td>
<td>No connect</td>
<td>—</td>
<td>No connect</td>
<td></td>
</tr>
</tbody>
</table>
The circuit board must supply VCC(TRGT) and ground to the ByteBlaster II cable for the I/O drivers.

Circuit Board Header Connection

The circuit board’s 10-pin male header has two rows of five pins connected to the device’s programming or configuration pins. Figure 2–3 shows the dimensions of a typical 10-pin male header.

Although a 10-pin surface mount header can be used for the JTAG, AS or PS download cable, Altera recommends using a through-hole connector due to the repeated insertion and removal force needed.

Figure 2–3. 10-Pin Male Header Dimensions

Dimensions are shown in inches.

Operating Conditions

Table 2–4 through Table 2–6 summarize the maximum ratings, recommended operating conditions, and DC operating conditions for the ByteBlaster II cable.

Table 2–4. ByteBlaster II Cable Absolute Maximum Ratings  
(Note 1)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{CC(\text{TRGT})}$</td>
<td>Target supply voltage</td>
<td>With respect to ground</td>
<td>−0.3</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>$I_i$</td>
<td>Input current</td>
<td>TDO or dataout</td>
<td>−10.0</td>
<td>10.0</td>
<td>mA</td>
</tr>
<tr>
<td>$I_o$</td>
<td>Output current</td>
<td>TCK, TMS, TDI, nCS, nCE</td>
<td>−20.0</td>
<td>20.0</td>
<td>mA</td>
</tr>
</tbody>
</table>

Note to Table 2–4:

(1) The operating conditions are identical for both leaded and lead-free ByteBlaster II download cables.
The RoHS sticker on the ByteBlaster II download cable reflects the hardware upgrade to meet the RoHS lead-free requirement.

**Statement of China-RoHS Compliance**

Table 2–7 lists hazardous substances included with the lead-free ByteBlaster II download cable.

**Table 2–7. Table of Hazardous Substances’ Name and Concentration (Note 1)**

<table>
<thead>
<tr>
<th>Part Name</th>
<th>Lead (Pb)</th>
<th>Cadmium (Cd)</th>
<th>Hexavalent Chromium (Cr6+)</th>
<th>Mercury (Hg)</th>
<th>Polybrominated biphenyls (PBB)</th>
<th>Polybrominated diphenyl Ethers (PBDE)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Electronic Components</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Populated Circuit Board</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
Table 2–7. Table of Hazardous Substances’ Name and Concentration *(Note 1)*

<table>
<thead>
<tr>
<th>Part Name</th>
<th>Lead (Pb)</th>
<th>Cadmium (Cd)</th>
<th>Hexavalent Chromium (Cr6+)</th>
<th>Mercury (Hg)</th>
<th>Polybrominated biphenyls (PBB)</th>
<th>Polybrominated diphenyl Ethers (PBDE)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Manufacturing Process</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Packing</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**Notes to Table 2–7:**

(1) 0 indicates that the concentration of the hazardous substance in all homogeneous materials in the parts is below the relevant threshold of the SJ/T11363-2006 standard.
Referenced Documents

For more information about configuration and in-system programmability (ISP), refer to the following sources:

- AN 39: IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices
- AN 95: In-System Programmability in MAX Devices
- Configuring Arria GX Devices chapter in volume 2 of the Arria GX Device Handbook
- Configuring Cyclone FPGAs chapter in the Cyclone Device Handbook
- Configuring Cyclone II Devices chapter in the Cyclone II Device Handbook
- Configuring Cyclone III Devices chapter in volume 1 of the Cyclone III Device Handbook
- Configuring Stratix and Stratix GX Devices chapter in the Stratix Device Handbook
- Configuring Stratix II and Stratix II GX Devices chapter in volume 2 of the Stratix II Device Handbook
- Configuring Stratix III Devices chapter in volume 1 of the Stratix III Device Handbook
- In-System Programmability Guidelines for MAX II Devices chapter in the MAX II Device Handbook
- Programming & Configuration chapter in the Introduction to the Quartus II Software manual
- Quartus II Programmer chapter in volume 3 of the Quartus II Handbook
- Serial Configuration Devices (EPCS1, EPCS4, EPCS16, EPCS64, and EPCS128) Data Sheet chapter in the Configuration Handbook
- Programming module of the Quartus® II online tutorial
- Refer to the following glossary definitions in Quartus II Help:
  - ByteBlaster II Cable (general description)
  - Configuration scheme (general description)
  - Programming files (general description)
- Refer to the following procedures in Quartus II Help:
  - Programming a Single Device or Multiple Devices in JTAG or Passive Serial Mode
  - Programming a Single Device in Active Serial Programming Mode
  - Selecting the Communications Cable for the SignalTap II Logic Analyzer
Refer to the following introduction and overview topics in Quartus II Help:

- Programmer Introduction
- Overview: Working with Chain Description Files
- Overview: Converting Programming Files

Revision History

The following table shows the revision history of this user guide.

<table>
<thead>
<tr>
<th>Date and Document Version</th>
<th>Changes Made</th>
<th>Summary of Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>July 2008 v1.4</td>
<td>Updates included:</td>
<td></td>
</tr>
<tr>
<td></td>
<td>- Added the “Additional Information” page</td>
<td></td>
</tr>
<tr>
<td></td>
<td>- General update to the format and style of the user guide</td>
<td></td>
</tr>
<tr>
<td></td>
<td>- Updated the “Supported Devices” section</td>
<td></td>
</tr>
<tr>
<td></td>
<td>- Updated the “Setting Up the ByteBlaster II Hardware in the Quartus II Software” section</td>
<td></td>
</tr>
<tr>
<td></td>
<td>- Updated Table 2–1</td>
<td></td>
</tr>
<tr>
<td></td>
<td>- Added a hand note to the “Circuit Board Header Connection” section</td>
<td></td>
</tr>
<tr>
<td></td>
<td>- Updated Table 2–6</td>
<td></td>
</tr>
<tr>
<td>April 2008 v1.3</td>
<td>Added “Statement of China-RoHS Compliance” section.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Added Table 2–7.</td>
<td></td>
</tr>
<tr>
<td>January 2008 v1.2</td>
<td>Updated “Supported Devices” section.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Updated Table 1–1.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Updated Table 2–1.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Added new note to Table 2–4, Table 2–5, and Table 2–6.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Added note about RoHS compliance.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Updated “Revision History”</td>
<td></td>
</tr>
<tr>
<td>December 2004 v1.1</td>
<td>Re-release</td>
<td></td>
</tr>
<tr>
<td>July 2004 v1.0</td>
<td>Initial release</td>
<td></td>
</tr>
</tbody>
</table>
How to Contact Altera

For the most up-to-date information about Altera® products, refer to the following table.

**Table Info–2. How to Contact Altera**

<table>
<thead>
<tr>
<th>Contact (1)</th>
<th>Contact Method</th>
<th>Address</th>
</tr>
</thead>
<tbody>
<tr>
<td>Technical support</td>
<td>Website</td>
<td><a href="http://www.altera.com/support">www.altera.com/support</a></td>
</tr>
<tr>
<td>Technical training</td>
<td>Website</td>
<td><a href="http://www.altera.com/training">www.altera.com/training</a></td>
</tr>
<tr>
<td></td>
<td>Email</td>
<td><a href="mailto:custrain@altera.com">custrain@altera.com</a></td>
</tr>
<tr>
<td>Product literature</td>
<td>Website</td>
<td><a href="http://www.altera.com/literature">www.altera.com/literature</a></td>
</tr>
<tr>
<td>Altera literature services</td>
<td>Email</td>
<td><a href="mailto:literature@altera.com">literature@altera.com</a></td>
</tr>
<tr>
<td>Non-technical support</td>
<td>Email</td>
<td><a href="mailto:nacomp@altera.com">nacomp@altera.com</a></td>
</tr>
<tr>
<td>(General)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>(Software Licensing)</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Note to Table Info–2**

(1) You can also contact your local Altera sales office or sales representative.

Typographic Conventions

This document uses the typographic conventions shown below.

**Table Info–3. Typographic Conventions** (Part 1 of 2)

<table>
<thead>
<tr>
<th>Visual Cue</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Bold Type with Initial Capital Letters</strong></td>
<td>Command names, dialog box titles, checkbox options, and dialog box options are shown in bold, initial capital letters. Example: <strong>Save As</strong> dialog box.</td>
</tr>
<tr>
<td><strong>bold type</strong></td>
<td>External timing parameters, directory names, project names, disk drive names, filenames, filename extensions, and software utility names are shown in bold type. Examples: (f_{\text{MAX}}), (\text{\textbackslash qdesigns}) directory, (d:) drive, (\text{chiptrip.gdf}) file.</td>
</tr>
<tr>
<td><strong>Italic Type with Initial Capital Letters</strong></td>
<td>Document titles are shown in italic type with initial capital letters. Example: <em>AN 75: High-Speed Board Design.</em></td>
</tr>
<tr>
<td><strong>Italic type</strong></td>
<td>Internal timing parameters and variables are shown in italic type. Examples: (t_{\text{PIA}}, n+1). Variable names are enclosed in angle brackets (&lt;&gt;) and shown in italic type. Example: &lt;file name&gt;, &lt;project name&gt;.pof file.</td>
</tr>
<tr>
<td>Initial Capital Letters</td>
<td>Keyboard keys and menu names are shown with initial capital letters. Examples: Delete key, the Options menu.</td>
</tr>
<tr>
<td>“Subheading Title”</td>
<td>References to sections within a document and titles of on-line help topics are shown in quotation marks. Example: “Typographic Conventions.”</td>
</tr>
<tr>
<td><strong>Courier type</strong></td>
<td>Signal and port names are shown in lowercase Courier type. Examples: data1, tdi, input. Active-low signals are denoted by suffix (n), for example, resetn. Anything that must be typed exactly as it displays is shown in Courier type. For example: c:qdesigns\tutorial\chiptrip.gdf. Also, sections of an actual file, such as a Report File, references to parts of files (for example, the AHDL keyword \textbf{SUBDESIGN}), as well as logic function names (e.g., TRI) are shown in Courier.</td>
</tr>
<tr>
<td>1., 2., 3., and a., b., c., etc.</td>
<td>Numbered steps are used in a list of items when the sequence of the items is important, such as the steps listed in a procedure.</td>
</tr>
<tr>
<td>•</td>
<td>Bullets are used in a list of items when the sequence of the items is not important.</td>
</tr>
<tr>
<td>✔</td>
<td>The checkmark indicates a procedure that consists of one step only.</td>
</tr>
</tbody>
</table>
### Table Info–3. Typographic Conventions (Part 2 of 2)

<table>
<thead>
<tr>
<th>Visual Cue</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>🔴</td>
<td>The hand points to information that requires special attention.</td>
</tr>
<tr>
<td>![Caution Icon]</td>
<td>A caution calls attention to a condition or possible situation that can damage or destroy the product or the user's work.</td>
</tr>
<tr>
<td>![Warning Icon]</td>
<td>A warning calls attention to a condition or possible situation that can cause injury to the user.</td>
</tr>
<tr>
<td>←</td>
<td>The angled arrow indicates you should press the Enter key.</td>
</tr>
<tr>
<td>🦅</td>
<td>The feet direct you to more information about a particular topic.</td>
</tr>
</tbody>
</table>