Design Block Reuse in the Intel® Quartus® Prime Pro Software (OBBDR100)

44 Minutes Online Course

Course Description

Designing, organizing, and optimizing a single, large FPGA design can be difficult and time consuming. Projects are often divided up into smaller projects that can be worked on by separate team members, for separately testing different parts of the design, or to create reusable design blocks for use in future projects. While doing this is helpful, integrating the work of different team members or reusing parts of a previous design in other projects adds complexity. In this class, you will learn about design block reuse, the ability to partition your design and provide parts of it to other projects or integrate complete or incomplete parts into your project. You’ll see how the tools facilitate this design reuse and sharing model when working with multiple Intel Quartus Prime projects.

At Course Completion

You will be able to:

  • Set up and perform design block reuse through design partition creation in the Intel Quartus Prime Pro Edition software
  • Generate design partition compilation database files (.qdb) for use in other projects
  • Integrate complete or incomplete core or root partition designs into a final project

Skills Required

  • Basic knowledge of the Intel Quartus Prime software
  • Knowledge of creating FPGA designs in a hardware description language (Verilog or VHDL)
  • Familiarity with design partitioning and device floorplanning with Logic Lock regions

Applicable Training Curriculum

This course is part of the following Intel FPGA training curriculum:

Class Schedule

Result Showing 1

On-lineAnytimeFreeRegister Now

Request a class in your region.